DocumentCode :
3455953
Title :
A new formulation for the design of FIR filters with reduced hardware implementation complexity
Author :
Feng, Z.G. ; Yiu, K.F.C.
Author_Institution :
Coll. of Math., Chongqing Normal Univ., Chongqing, China
fYear :
2010
fDate :
21-23 June 2010
Firstpage :
242
Lastpage :
246
Abstract :
In this paper, we consider the design of finite-impulse response (FIR) filters, where the coefficients are expressed as sums of signed powers-of-two (SPT) terms. To consume less energy, the hardware implementation complexity is required to be reduced. That is, we need to minimize the number of SPT terms, subject to a given performance requirement. This can be formulated as an integer programming problem and can be transformed into a simplified one with a conversion method, where the number of the variables is reduced. Then, an efficient algorithm based on discrete steepest descent algorithm is developed for solving this problem. For illustration, two numerical examples are solved.
Keywords :
FIR filters; integer programming; FIR filter design; conversion method; finite-impulse response filters; hardware implementation complexity reduction; integer programming problem; signed powers-of-two terms; Cost function; Digital filters; Educational institutions; Finite impulse response filter; Frequency response; Hardware; Linear programming; Mathematics; Optimization methods; Parallel processing; FIR filters; SPT;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Green Circuits and Systems (ICGCS), 2010 International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-6876-8
Electronic_ISBN :
978-1-4244-6877-5
Type :
conf
DOI :
10.1109/ICGCS.2010.5543059
Filename :
5543059
Link To Document :
بازگشت