DocumentCode :
3456404
Title :
A novel structure of energy efficiency charge recovery logic
Author :
Zhang, Yimeng ; Okamura, Leona ; Huang, Mengshu ; Yoshihara, Tsutomu
Author_Institution :
Grad. Sch. of Inf., Production & Syst., Waseda Univ., Fukuoka, Japan
fYear :
2010
fDate :
21-23 June 2010
Firstpage :
133
Lastpage :
136
Abstract :
A novel charge-recovery logic structure called Pulse Boost Logic (PBL) is proposed in this paper. PBL is a high-speed low-energy-dissipation charge-recovery logic with dual-rail evaluation tree structure. It is driven by 2-phase non-overlap clock, and requires no DC power supply. To demonstrate the performance of PBL structure, 4-bit counters designed with both PBL gates and conventional static CMOS. Post-layout simulation is applied to compare energy dissipation performance between PBL and conventional static CMOS in a frequency range of 500 MHz to 1 GHz. The simulation result indicates that PBL dissipates only 15% energy per cycle at 1 GHz, and for sequential circuits such as counter, PBL is less area consuming than static CMOS.
Keywords :
CMOS logic circuits; counting circuits; logic gates; sequential circuits; 2-phase nonoverlap clock; 4-bit counters; PBL gates; PBL structure; conventional static CMOS; dual-rail evaluation tree structure; frequency 500 MHz to 1 GHz; high-speed low-energy-dissipation charge-recovery logic; post-layout simulation; pulse boost logic; sequential circuits; CMOS logic circuits; Circuit simulation; Clocks; Counting circuits; Energy dissipation; Energy efficiency; Frequency; Power supplies; Pulsed power supplies; Tree data structures; AC power supply; Charge-recovery logic; low energy dissipation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Green Circuits and Systems (ICGCS), 2010 International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-6876-8
Electronic_ISBN :
978-1-4244-6877-5
Type :
conf
DOI :
10.1109/ICGCS.2010.5543082
Filename :
5543082
Link To Document :
بازگشت