DocumentCode :
3458608
Title :
A wide range (550-700 MHz) monolithic timing recovery circuit
Author :
Frymoyer, E.M. ; Lai, B.
Author_Institution :
Hewlett Packard, San Jose, CA, USA
fYear :
1991
fDate :
29-31 May 1991
Firstpage :
712
Lastpage :
715
Abstract :
A retiming technology has been developed which enables timing recovery of a pseudorandom (223-1) data sequence to be accomplished in a single IC chip at high bit rates (550-700 Mb/s). The retiming technology incorporates a digital bang-bang method to adjust the onboard IC ring oscillator to the rate of the incoming data. Both timing extraction and data regeneration are accomplished on the same chip. The retiming IC was realized in a high-speed silicon bipolar process. For a 622-Mb/s input rate, the recovered timing has a jitter of less than 2 degrees phase. The technology provides a recovered timing lock in less than 2 ms. The performance of the chip under a variety of conditions is presented
Keywords :
bipolar integrated circuits; data communication equipment; digital integrated circuits; elemental semiconductors; silicon; synchronisation; timing circuits; 550 to 700 MHz; 550 to 700 Mbit/s; Si high speed bipolar process; data regeneration; digital bang-bang method; monolithic timing recovery circuit; onboard IC ring oscillator; pseudorandom data sequence; retiming IC; retiming technology; timing extraction; Circuit testing; Clocks; Jitter; Phase detection; Phase frequency detector; Ring oscillators; Signal processing; Silicon; Timing; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Frequency Control, 1991., Proceedings of the 45th Annual Symposium on
Conference_Location :
Los Angeles, CA
Print_ISBN :
0-87942-658-6
Type :
conf
DOI :
10.1109/FREQ.1991.145972
Filename :
145972
Link To Document :
بازگشت