DocumentCode :
3460339
Title :
A CMI decoder with single bit error correction capabilities
Author :
Maniatopoulos, A. ; Antonakopoulos, Theodore ; Makios, V.
Author_Institution :
Dept. of Electr. & Comput. Eng., Patras Univ., Greece
fYear :
1995
fDate :
3-7 Jul 1995
Firstpage :
317
Lastpage :
321
Abstract :
This paper presents the architecture of a new coded mark inversion (CMI) decoder with improved bit error rate (BER) performance. This new decoder initially processes the received data as NRZ unencoded data at twice the original frequency and then uses a pattern matching circuit for achieving bit-level synchronization and detecting corrupted bits. The decoding and the error correction procedures are finally performed by using a simple sequential circuit. The error correction function is based on a state transition diagram by minimizing the probabilities for state transition between valid and invalid states
Keywords :
error correction codes; error statistics; pattern matching; sequential circuits; sequential decoding; synchronisation; BER performance; CMI decoder; NRZ unencoded data; bit error rate; bit-level synchronization; coded mark inversion decoder; corrupted bits detection; pattern matching circuit; sequential circuit; single bit error correction; state transition diagram; Bit error rate; Clocks; Coaxial cables; Decoding; Electromagnetics; Error correction; Error correction codes; Information processing; Laboratories; Redundancy;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Networks, 1995. Theme: Electrotechnology 2000: Communications and Networks. [in conjunction with the] International Conference on Information Engineering., Proceedings of IEEE Singapore International
Print_ISBN :
0-7803-2579-6
Type :
conf
DOI :
10.1109/SICON.1995.526070
Filename :
526070
Link To Document :
بازگشت