DocumentCode :
346086
Title :
An effective method to estimate defect limited yield impact on memory devices
Author :
Ott, R. ; Ollendorf, H. ; Lammering, H. ; Hladschik, T. ; Haensch, W.
Author_Institution :
White Oak Semicond., USA
fYear :
1999
fDate :
1999
Firstpage :
87
Lastpage :
91
Abstract :
In this paper, we propose a new methodology to effectively reduce defect-related yield loss. We introduce a monitor system, in which defect data collected during the wafer processing is directly correlated to wafer test data. The amount of computed data is reasonable, it allows sample rates which are only limited by the inspection tool capacities. However, this new methodology provides accurate results on each individual wafer which is inspected inline. This enables detailed split lot analysis in real time and provides a defect related yield detractor pareto based on volume data
Keywords :
Pareto distribution; electronic engineering computing; failure analysis; inspection; integrated circuit yield; integrated memory circuits; probability; process monitoring; production engineering computing; statistical analysis; defect data collection; defect limited yield; defect related yield detractor pareto; defect-related yield loss reduction; inspection tool; memory devices; monitor system; split lot analysis; volume data; wafer processing; wafer test data; Condition monitoring; Inspection; Pareto analysis; Production; Qualifications; Sampling methods; Software tools; Spatial resolution; System testing; Yield estimation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Semiconductor Manufacturing Conference and Workshop, 1999 IEEE/SEMI
Conference_Location :
Boston, MA
ISSN :
1078-8743
Print_ISBN :
0-7803-5217-3
Type :
conf
DOI :
10.1109/ASMC.1999.798188
Filename :
798188
Link To Document :
بازگشت