Title :
A Novel Post-Linearization Technique for Fully Integrated 5.5 GHz High-Linearity LNA
Author :
Chang, Chieh-Pin ; Chen, Ja-Hao ; Hung, Shih-Han ; Su, Chun-Chi ; Wang, Yeong-Her
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
Abstract :
A novel post-linearization technique for fully integrated 5.5 GHz high-linearity LNA, implemented through a 0.18 ¿m RF CMOS technology, is demonstrated. The post-linearization technique adopts a folded cascode diode with a resistor and a capacitor in parallel as a third-order intermodulation distortion (IMD3) sinker. The LNA with the post-linearization technique has a +8.33 dBm IIP3, a power gain of 10.02 dB, and a noise figure of 3.05 dB, while consuming 6 mA from a supply voltage of 1.8 V. Comparison with the characteristics of the LNA without using post-linearization technique, the IIP3 is improved 6.21 dB, and the IMD3 can be reduced 12.77 dB. Moreover, the performances of noise figure and power consumption rise 0.09 dB and 0.08 mW, and the power gain lowers 0.3 dB after using the technique only. This technique indeed improves the linearity performance without obvious effects.
Keywords :
CMOS analogue integrated circuits; MMIC amplifiers; linearisation techniques; low noise amplifiers; IMD3 sinker; RF CMOS technology; capacitor; current 6 mA; folded cascode diode; frequency 5.5 GHz; gain 10.02 dB; high-linearity LNA; noise figure 3.05 dB; post-linearization technique; resistor; size 0.18 mum; third-order intermodulation distortion sinker; voltage 1.8 V; CMOS technology; Capacitors; Diodes; Energy consumption; Gain; Intermodulation distortion; Noise figure; Radio frequency; Resistors; Voltage;
Conference_Titel :
Innovative Computing, Information and Control (ICICIC), 2009 Fourth International Conference on
Conference_Location :
Kaohsiung
Print_ISBN :
978-1-4244-5543-0
DOI :
10.1109/ICICIC.2009.40