DocumentCode :
3464758
Title :
Implementation and electrical characterization of CMOS single-transistor charge-modulation pixel structure
Author :
Tournier, A. ; Roy, Francis ; Lu, Guo Neng ; Deschamps, Benoit
Author_Institution :
FTM Imaging, STMicroelectronics, Crolles
fYear :
2006
fDate :
23-26 Oct. 2006
Firstpage :
536
Lastpage :
538
Abstract :
This paper describes the implementation of a single-transistor (1T) charge-modulation pixel structure. It consists of a NMOS transistor with specific channel implant in a floating P-well. This same transistor can be operated for photosensing, charge storage, integration, readout and reset. A 2.2 mum pixel pitch array has been designed and fabricated in a 0.13 mum CMOS process. Testing results show a charge-voltage conversion factor of 35 muV/hole, and a charge storage capacity of 6200 holes without lag retention. They also confirm that the use of specific channel implant suppresses effectively Si/SiO2 interface trapping noise to achieve a temporal noise of 200 muV
Keywords :
CMOS integrated circuits; MOSFET; electric properties; ion implantation; silicon compounds; 0.13 micron; CMOS single-transistor; NMOS transistor; Si-SiO2; channel implant; charge storage capacity; charge-modulation pixel structure; charge-voltage conversion factor; electrical characterization; floating P-well; CMOS image sensors; CMOS process; Crosstalk; Doping profiles; Implants; Intensity modulation; MOSFETs; Optical modulation; Pixel; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology, 2006. ICSICT '06. 8th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
1-4244-0160-7
Electronic_ISBN :
1-4244-0161-5
Type :
conf
DOI :
10.1109/ICSICT.2006.306345
Filename :
4098158
Link To Document :
بازگشت