Title :
A Scalable 2.4-to-2.7GHz Wi-Fi/WiMAX Discrete-Time Receiver in 65nm CMOS
Author :
Montaudon, Franck ; Mina, Rayan ; Le Tual, Stéphane ; Joet, Loïc ; Saias, Daniel ; Hossain, Razak ; Sibille, Florent ; Corre, Christian ; Carrat, Valérie ; Chataigner, Emmanuel ; Lajoinie, Jérôme ; Dedieu, Sébastien ; Paillardet, F. ; Perea, Ernesto
Author_Institution :
STMicroelectronics, Crolles
Abstract :
This paper describes a fully integrated scalable discrete-time receiver based on a merged SC mixer, filter and SAR ADC meeting the requirements of IEEE 802.16e and 802.11b/g/n standards. Recent work has shown the use of SC-filtering techniques in radio receivers, where sampling is done early in the RX path. Such discrete-time architectures require an early anti-aliasing (AA) filter prior to sampling. Multiple AA and channel filters with decimation stages have been used to strongly attenuate alias and adjacent channels and to allow sampling of the signal at a reasonable rate at the ADC stage.IF amplifiers are necessary to drive ADC input stage. The direct-conversion receiver architecture proposed here is based on a fully-passive CMOS approach. It is composed of one transconductance LNA and a resistive attenuator.
Keywords :
CMOS integrated circuits; WiMax; analogue-digital conversion; antialiasing; mixers (circuits); radio receivers; AA; ADC; CMOS approach; SC mixer; SC-filtering techniques; Wi-Fi/WiMAX discrete- time receiver; analog-digital conversion; anti-aliasing filter; frequency 2.4 GHz to 2.7 GHz; radio receivers; size 65 nm; transconductance LNA; Attenuation; Baseband; CMOS process; Capacitors; Degradation; Energy consumption; Filters; Sampling methods; Voltage; WiMAX;
Conference_Titel :
Solid-State Circuits Conference, 2008. ISSCC 2008. Digest of Technical Papers. IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4244-2010-0
Electronic_ISBN :
978-1-4244-2011-7
DOI :
10.1109/ISSCC.2008.4523207