DocumentCode :
3464980
Title :
Implementation of a high speed digital band-pass sigma-delta modulator for a wireless transmitter
Author :
Parikh, Viral K. ; Feygin, Gennady ; Balsara, Poras T. ; Rezeq, Sameh ; Staszewski, Robert Bogdan ; Vemulapalli, Sudheer ; Eliezer, Oren
Author_Institution :
Texas Instruments Inc., Dallas, TX, USA
fYear :
2005
fDate :
10 Oct. 2005
Firstpage :
207
Lastpage :
210
Abstract :
Digital sigma-delta modulators are used extensively in CMOS wireless SoC designs to achieve high-resolution data conversion while controlling the quantization noise spectrum. This paper presents an implementation of a 90 nm CMOS digital band-pass sigma-delta modulator (SDM), running at 900 MHz. Conventional sigma-delta structures required to achieve such noise shaping are hardware intensive and do not meet the timing requirements when synthesized in 90 nm technology using a static CMOS implementation. In this work, we present an unrolled ΣΔ architecture to achieve the necessary rate of operation. Unrolling is achieved by running two loops at half the frequency, while maintaining algorithmic equivalency between the original and proposed structures. The proposed architecture meets timing requirements of 900 MHz across all PVT corners at the cost of increase in area. The operating frequency for most of the hardware is halved, resulting in a 20% power consumption reduction.
Keywords :
CMOS digital integrated circuits; high-speed integrated circuits; radio transmitters; sigma-delta modulation; system-on-chip; 90 nm; 900 MHz; CMOS digital integrated circuit; CMOS wireless SoC design; digital band-pass sigma-delta modulator; high-resolution data conversion; noise shaping; power consumption reduction; quantization noise spectrum; system-on-chip; wireless transmitter; CMOS technology; Data conversion; Delta-sigma modulation; Digital modulation; Frequency; Hardware; Noise shaping; Quantization; Timing; Transmitters; DRP; EDGE; loop unrolling; low power; sigma-delta modulator;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Architecture, Circuits and Implementtation of SOCs, 2005. DCAS '05. Proceedings of the 2005 IEEE Dallas/CAS Workshop:
Print_ISBN :
0-7803-9515-8
Type :
conf
DOI :
10.1109/DCAS.2005.1611172
Filename :
1611172
Link To Document :
بازگشت