DocumentCode :
3465914
Title :
An 8Ã\x973.2Gb/s Parallel Receiver with Collaborative Timing Recovery
Author :
Agrawal, Ankur ; Hanumolu, Pavan Kumar ; Wei, Gu-Yeon
Author_Institution :
Harvard Univ., Cambridge, MA
fYear :
2008
fDate :
3-7 Feb. 2008
Firstpage :
468
Lastpage :
628
Abstract :
This paper explores the architecture and design of an 8x3.2 Gb/s parallel receiver that relies on collaborative timing recovery. Given synchrony between parallel data channels, per-channel clock recovery can be replaced by a single global timing-recovery (TR) block to save power. Moreover, collecting timing-error information across all of the data channels greatly enhances effective edge transition density, which decreases dithering jitter on the recovered clock.
Keywords :
optical receivers; synchronisation; clock recovery; collaborative timing recovery; data channels; edge transition density; jitter dithering; parallel receivers; timing-error information; Bandwidth; Clocks; Digital filters; Frequency; International collaboration; Logic testing; Timing jitter; Tracking loops; Transceivers; Transmitters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2008. ISSCC 2008. Digest of Technical Papers. IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4244-2010-0
Electronic_ISBN :
978-1-4244-2011-7
Type :
conf
DOI :
10.1109/ISSCC.2008.4523260
Filename :
4523260
Link To Document :
بازگشت