Title :
High level modeling of a ΣΔ modulator for the test of a SNDR BIST
Author :
Eloued, Sonia ; Fakhfakh, Ahmed ; Chouba, Nabil
Author_Institution :
Lab. of Electron. & Technol.´´s Inf., ENIS, Sfax
Abstract :
The test of analogue and mixed-signal (AMS) cores requires the use of expensive AMS testers and accessibility to internal analogue nodes. The test cost can be considerably reduced by the use of built-in-self-test (BIST) techniques. One of these techniques consists in generating analogue test signals from digital test patterns (obtained via SigmaDelta modulation) and converting the responses of the analogue modules into digital signatures that are compared with the expected ones. In this paper, we tried to test the efficiency of this technique by associating to the BIST a high level VHDL-AMS description of a SigmaDelta modulator. This work details our modeling strategy to obtain a fast and accurate virtual prototype of the modulator.
Keywords :
built-in self test; circuit testing; electronic engineering computing; mixed analogue-digital integrated circuits; sigma-delta modulation; SNDR BIST test; SigmaDelta modulator; VHDL-AMS description; analogue and mixed-signal test; built-in-self-test techniques; digital signatures; digital test patterns; high level modeling; Built-in self-test; Design engineering; Ethernet networks; Java; Operating systems; Payloads; Project management; Prototypes; Signal design; Testing; ΣΔ ADC; High level description; SNDR BIST; VHDLAMS; characterization; transistor level simulation;
Conference_Titel :
Systems, Signals and Devices, 2009. SSD '09. 6th International Multi-Conference on
Conference_Location :
Djerba
Print_ISBN :
978-1-4244-4345-1
Electronic_ISBN :
978-1-4244-4346-8
DOI :
10.1109/SSD.2009.4956815