DocumentCode :
3469679
Title :
An optimized adder accumulator for high speed MACs
Author :
Zicari, Paolo ; Perri, Stefania ; Corsonello, Pasquale ; Cocorullo, Giuseppe
Author_Institution :
Dept. of Electron., Comput. Sci. & Syst., Calabria Univ., Rende
Volume :
2
fYear :
2005
fDate :
24-0 Oct. 2005
Firstpage :
757
Lastpage :
760
Abstract :
A novel architecture of adder with accumulation register here called adder accumulator (AAC) is presented. When used for the implementation of a MAC, it drastically reduces the delay of the final adder portion with a very small extra area consumption. The novel architecture merges the adder block and the accumulator register present in the MAC operator furnishing the possibility to use two separate n/2 bit adders instead of the n bit adder generally employed to accumulate the n bit MAC result
Keywords :
adders; logic design; multiplying circuits; accumulation register; accumulator register; adder accumulator; high speed MAC; multiplier accumulator; Added delay; Adders; Application specific integrated circuits; Arithmetic; Clocks; Computer architecture; Computer science; Field programmable gate arrays; Propagation delay; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2005. ASICON 2005. 6th International Conference On
Conference_Location :
Shanghai
Print_ISBN :
0-7803-9210-8
Type :
conf
DOI :
10.1109/ICASIC.2005.1611425
Filename :
1611425
Link To Document :
بازگشت