DocumentCode :
3469969
Title :
Congestion and performance driven full-chip scalable routing framework
Author :
Yao, Hailong ; Cai, Yici ; Hong, Xianlong ; Zhou, Qiang
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing
Volume :
2
fYear :
2005
fDate :
24-0 Oct. 2005
Firstpage :
856
Lastpage :
859
Abstract :
Timing is one of the emerging issues in deep sub-micrometer technology which has great influence on the circuit performance. This paper presents a novel full-chip scalable routing framework, which considers the routing congestion and the circuit performance simultaneously. The framework features the fast pattern and framed shortest path global router and a maze-based congestion-driven detailed router. We also introduce a criticality-driven least flexibility prior net ordering technique which assigns timing-critical nets higher priority for performance concern. Then nets are routed one by one according to their priorities and the routing resource is updated immediately after each routing, which results in very accurate resource estimation. We have tested our routing framework on a set of commonly used benchmark circuits and compared the results with a previous multilevel routing framework. The experimental results are very promising
Keywords :
integrated circuit design; network routing; benchmark circuits; full-chip scalable routing framework; global router; maze-based congestion-driven router; routing congestion; Benchmark testing; Circuit optimization; Circuit testing; Clocks; Electronic design automation and methodology; Frequency; Integrated circuit interconnections; Routing; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2005. ASICON 2005. 6th International Conference On
Conference_Location :
Shanghai
Print_ISBN :
0-7803-9210-8
Type :
conf
DOI :
10.1109/ICASIC.2005.1611440
Filename :
1611440
Link To Document :
بازگشت