DocumentCode :
3470230
Title :
A datapath routing algorithm using bit regularity extraction
Author :
Zhang, Wei ; Zhou, Qiang ; Cai, Yici ; Hong, Xianlong
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing
Volume :
2
fYear :
2005
fDate :
24-0 Oct. 2005
Firstpage :
820
Lastpage :
824
Abstract :
As the technology migrates into ultra deep sub-micron era, the timing characteristics of datapath circuits are greatly affected by their wire pattern and length. To ensure data signals arriving simultaneity, nets from same bus should better be equal in length or pattern alike. In consideration of above, we propose a detail router especially designed for datapath circuit. Datapaths are usually composed of regular bits which are replicated for certain times. Exploiting this regularity, bits are first grouped by the type of nets and predefined obstacles they contain. Then constructed force directed (CFD) Steiner Tree routing is performed on exactly one representative bit selected from each group. Next, the route result of representative bit is propagated to all other bits in its group. Experiments were done on industrial datapath instances. Results show a short run-time and the route results in regular and predictable layout
Keywords :
integrated circuit design; network routing; trees (electrical); bit regularity extraction; constructed force directed Steiner Tree routing; data signals; datapath circuits; datapath routing algorithm; Circuits; Computational fluid dynamics; Computer science; Costs; Data mining; Design automation; Routing; Runtime; Timing; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2005. ASICON 2005. 6th International Conference On
Conference_Location :
Shanghai
Print_ISBN :
0-7803-9210-8
Type :
conf
DOI :
10.1109/ICASIC.2005.1611453
Filename :
1611453
Link To Document :
بازگشت