Title :
Single-chip 4-channel 155 Mb/s CMOS LSI chip for ATM SONET/SDH framing and clock/data recovery
Author :
Nakao, T. ; Kuwahara, M. ; Miyazawa, Y. ; Ohara, Y. ; Ariyoshi, R. ; Kitazume, T. ; Sugawa, N. ; Ogawara, T. ; Oda, S. ; Suzuki, Y. ; Nomura, S. ; Kanuma, A.
Author_Institution :
Toshiba Corp., Kanagawa, Japan
Abstract :
To introduce asynchronous transfer mode (ATM) to mass applications, it is desirable to reduce cost and board area of ATM switches while maintaining high data speed and good jitter quality. A 4-port CMOS single chip LSI quad physical layer controller (QPLC) for 155.62 Mb/s (STS-3c) meets these requirements by integrating four receive/transmit ports, each of which has a clock recovery PLL and SONET/SDH framing functions. The clock recovery PLL uses a current-regulated constant-amplitude differential VCO for low jitter. The bit-rate at each port can be separately changed to 51.84 Mb/s (STS-1) or 25.92 Mb/s (STS-1R).
Keywords :
CMOS integrated circuits; SONET; asynchronous transfer mode; clocks; jitter; large scale integration; mixed analogue-digital integrated circuits; multiport networks; phase locked loops; synchronisation; synchronous digital hierarchy; voltage-controlled oscillators; 0.6 mum; 155 Mbit/s; 25.92 Mbit/s; 4-port CMOS single chip LSI quad physical layer controller; 51.84 Mbit/s; ATM SONET/SDH framing; ATM switches; CMOS LSI chip; STS-3c; clock recovery PLL; clock/data recovery; current-regulated constant-amplitude differential VCO; high data speed; jitter quality; low jitter; receive/transmit ports; Asynchronous transfer mode; Clocks; Costs; Jitter; Large scale integration; Phase locked loops; Physical layer; SONET; Switches; Synchronous digital hierarchy;
Conference_Titel :
Solid-State Circuits Conference, 1997. Digest of Technical Papers. 43rd ISSCC., 1997 IEEE International
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-7803-3721-2
DOI :
10.1109/ISSCC.1997.585315