DocumentCode :
3470916
Title :
Experimental studies on SAT-based test pattern generation for industrial circuits
Author :
Shi, Junhao ; Fey, Görschwin ; Drechsler, Rolf ; Glowatz, Andreas ; Schloffel, Jüirgen ; Hapke, Friedrich
Author_Institution :
Inst. of Comput. Sci., Bremen Univ.
Volume :
2
fYear :
2005
fDate :
24-0 Oct. 2005
Firstpage :
970
Lastpage :
972
Abstract :
Due to the ever increasing size of integrated circuits classical methods for automatic test pattern generation (ATPG) reach their limits. On the other hand recent advances in algorithms to solve the Boolean satisfiability (SAT) problem allow the application to large instances. This suggests to exploit modern SAT techniques for ATPG. Here, we present a SAT-based ATPG tool that is applicable to large industrial circuits. The performances of different SAT-solvers are experimentally evaluated and the potential for problem specific heuristics is shown. Further experiments show that most of the faults can be classified very efficiently independently of the circuit size
Keywords :
Boolean functions; automatic test pattern generation; computability; fault diagnosis; logic testing; Boolean satisfiability problem; automatic test pattern generation; industrial circuits; Automatic test pattern generation; Circuit faults; Circuit testing; Computer industry; Computer science; Input variables; Learning; Robustness; Search problems; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2005. ASICON 2005. 6th International Conference On
Conference_Location :
Shanghai
Print_ISBN :
0-7803-9210-8
Type :
conf
DOI :
10.1109/ICASIC.2005.1611489
Filename :
1611489
Link To Document :
بازگشت