DocumentCode :
347266
Title :
Multi-dimensional subsystem-dividing for yield enhancement in defect-tolerant WSI systems
Author :
Tomabechi, Nobuhiro
Author_Institution :
Hachinohe Inst. of Technol., Japan
fYear :
1999
fDate :
36465
Firstpage :
40
Lastpage :
45
Abstract :
In designing defect-tolerant WSI systems, introducing subsystem-dividing in which an overall system is divided into subsystems and defect recovery is performed for every subsystem, results in reduced chip area of redundant interconnection lines and reduced delay time through redundant interconnection lines. On the other hand, subsystem-dividing results in reduced defect recovery ability. This paper presents a novel subsystem-dividing method called “the multi-dimensional subsystem-dividing”, in which a system is divided into subsystems in multiple dimensions, i.e. multiple directions intersecting each other. Since spare circuits from different directions can be provided to an area, the defect recovery ability of WSI systems under the presented method can be improved, i.e. the yield of the system can be enhanced to a greater extent than conventional subsystem-dividing which is single dimensional
Keywords :
fault diagnosis; fault tolerance; integrated circuit interconnections; integrated circuit layout; integrated circuit modelling; integrated circuit yield; redundancy; wafer-scale integration; WSI system design; chip area reduction; defect recovery; defect-tolerant WSI systems; delay time reduction; model; multi-dimensional subsystem-dividing; multiple dimensions; recoverability checking; redundant interconnection lines; yield enhancement; Delay effects; Delay lines; Electrical capacitance tomography; Integrated circuit interconnections;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 1999. DFT '99. International Symposium on
Conference_Location :
Albuquerque, NM
ISSN :
1550-5774
Print_ISBN :
0-7695-0325-x
Type :
conf
DOI :
10.1109/DFTVS.1999.802867
Filename :
802867
Link To Document :
بازگشت