DocumentCode
3472827
Title
Abstraction and optimization of consistent floorplanning with pillar block constraints
Author
Fu, Ning ; Nakatake, Shigetoshi ; Takashima, Yasuhiro ; Kajitani, Yoji
Author_Institution
Sch. of Environ. Eng., Kitakyushu Univ., Fukoka, Japan
fYear
2004
fDate
27-30 Jan. 2004
Firstpage
19
Lastpage
24
Abstract
We aim at developing floorplan method, a key in topdown design of system LSIs, and provide floorplan abstraction available in high level design. We introduce pillar blocks to represent a frame of a chip layout and propose how to evaluate the chip before the floorplanning with physical dimension. The frame by the pillar blocks is employed as constraints in optimizing block placement. The experiments to MCNC benchmarks showed that the abstraction is faithful to the physically optimized block placement with respect to the chip area and the wire-length.
Keywords
circuit layout CAD; circuit optimisation; integrated circuit layout; large scale integration; system-on-chip; LSI; chip layout; consistent floorplanning; floorplan abstraction; optimizing block placement; pillar block constraint; topdown system design; Circuits; Constraint optimization; Delay; Design engineering; Design optimization; Robustness; Signal design; Silicon; Stochastic processes; Wire;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 2004. Proceedings of the ASP-DAC 2004. Asia and South Pacific
Print_ISBN
0-7803-8175-0
Type
conf
DOI
10.1109/ASPDAC.2004.1337533
Filename
1337533
Link To Document