DocumentCode :
3473477
Title :
Efficient RT-level fault diagnosis methodology
Author :
Sinanoglu, Ozgur ; Orailoglu, Alex
Author_Institution :
Dept. of Comput. Sci. & Eng., California Univ., San Diego, CA, USA
fYear :
2004
fDate :
27-30 Jan. 2004
Firstpage :
212
Lastpage :
217
Abstract :
Increasing IC densities necessitate diagnosis methodologies with enhanced defect locating capabilities. Yet the computational effort expended in extracting diagnostic information and the stringent storage requirements constitute major concerns due to the tremendous number of faults in typical ICs. We propose an RT-level diagnosis methodology capable of responding to these challenges. In the proposed scheme, diagnostic information is computed on a grouped fault effect basis, enhancing both the storage and the computational aspects. The fault effect grouping criteria are identified based on a module structure analysis, improving the propagation ability of the diagnostic information through RT modules. Experimental results show that the proposed methodology provides superior speed-ups and significant diagnostic information compression at no sacrifice in diagnostic resolution, compared to the existing gate-level diagnosis approaches.
Keywords :
fault diagnosis; integrated circuit testing; IC faults; RT-level fault diagnosis; computational complexity; diagnostic information compression; fault effect grouping; gate-level diagnosis; Circuit faults; Computational complexity; Computer science; Data mining; Dictionaries; Fault detection; Fault diagnosis; Fault location; Information analysis; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2004. Proceedings of the ASP-DAC 2004. Asia and South Pacific
Print_ISBN :
0-7803-8175-0
Type :
conf
DOI :
10.1109/ASPDAC.2004.1337568
Filename :
1337568
Link To Document :
بازگشت