DocumentCode
3473613
Title
A cosynthesis algorithm for application specific processors with heterogeneous datapaths
Author
Miyaoka, Yuichiro ; Togawa, Nozomu ; Yanagisawa, Masao ; Ohtsuki, Tatsuo
Author_Institution
Dept. of Electron., Inf. & Commun. Eng., Waseda Univ., Tokyo, Japan
fYear
2004
fDate
27-30 Jan. 2004
Firstpage
250
Lastpage
255
Abstract
We propose a hardware/software cosynthesis algorithm for processors with heterogeneous registers. Given a CDFG corresponding to an application program and a timing constraint, the algorithm generates a processor configuration minimizing area of the processor and an assembly code on the processor. First, the algorithm configures a datapath which can execute several DFG nodes with data dependency at one cycle. The datapath can execute the application program at the least number of cycles. The branch and bound algorithm is applied and all the number of functional units and memory banks are tried. For an assumed number of functional units and memory banks, an appropriate number of heterogeneous registers and connections to functional units and registers are explored. The experimental results show effectiveness and efficiency of the algorithm.
Keywords
data flow graphs; hardware-software codesign; tree searching; application program; assembly code; branch and bound algorithm; data dependency; data memory bank; functional units; hardware/software cosynthesis algorithm; heterogeneous processor datapath; Application specific processors; Assembly; Computer science; Costs; Data engineering; Digital signal processing; Hardware; Nonhomogeneous media; Registers; Timing;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 2004. Proceedings of the ASP-DAC 2004. Asia and South Pacific
Print_ISBN
0-7803-8175-0
Type
conf
DOI
10.1109/ASPDAC.2004.1337575
Filename
1337575
Link To Document