DocumentCode :
3476166
Title :
A novel memory size model for variable-mapping in system level design
Author :
Lukai Cai ; Haobo Yu ; Gajski, D.
Author_Institution :
University of California
fYear :
2004
fDate :
27-30 Jan. 2004
Firstpage :
813
Lastpage :
818
Abstract :
It is predicted that 70% of the chip area will he occupied by memories in future system-onchips. The minimization of on-chip memory hence becomes increasingly important for cost, performance and energy consumption. This paper proposes a novel memory size model for algorithms which map the variables of a system behavior to memories of a system architecture. To our knowledge, it is the first memory estimation approach that analyzes the variable lifetime for the system behavior, which consists of hierarchically-modelled and concurrently-executed processes and contains variables with different sizes. Experimental results show that significant improvements can be achieved.
Keywords :
Concurrent computing; Costs; Embedded computing; Energy consumption; High level synthesis; Life estimation; Lifetime estimation; Registers; System-level design; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2004. Proceedings of the ASP-DAC 2004. Asia and South Pacific
Conference_Location :
Yohohama, Japan
Print_ISBN :
0-7803-8175-0
Type :
conf
DOI :
10.1109/ASPDAC.2004.1337706
Filename :
1337706
Link To Document :
بازگشت