DocumentCode :
3478191
Title :
Iterative symmetry indices decomposition for ternary logic synthesis in three-dimensional space
Author :
Al-Rabadi, Anas N.
Author_Institution :
Dept. of Electr. & Comput. Eng., Portland State Univ., OR, USA
fYear :
2003
fDate :
16-19 May 2003
Firstpage :
139
Lastpage :
145
Abstract :
This paper introduces the implementation of the Iterative Symmetry Indices Decomposition (ISID) for the synthesis of ternary three-dimensional logic circuits. The synthesis of regular two-dimensional circuits using ISID has been introduced previously, and the synthesis of area-specific circuits using ISID has been demonstrated The new method is useful for the synthesis of functions using three-dimensional regular logic circuits whenever volume-specific layout constraints have to be satisfied.
Keywords :
Galois fields; iterative methods; multivalued logic circuits; ternary logic; Galois fields; iterative symmetry indices decomposition; ternary logic synthesis; three-dimensional logic circuits; volume-specific layout constraints; Boolean functions; Circuit synthesis; Integrated circuit interconnections; Lattices; Logic arrays; Logic circuits; Logic functions; Multivalued logic; Network synthesis; Optimization methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic, 2003. Proceedings. 33rd International Symposium on
ISSN :
0195-623X
Print_ISBN :
0-7695-1918-0
Type :
conf
DOI :
10.1109/ISMVL.2003.1201398
Filename :
1201398
Link To Document :
بازگشت