Title :
Reliability of NAND-2 CMOS gates from threshold voltage variations
Author :
Ibrahim, Walid ; Beiu, Valeriu
Author_Institution :
Coll. of Inf. Technol., UAE Univ., Al Ain, United Arab Emirates
Abstract :
The high-level approach for estimating circuit reliability tends to consider the probability of failure of a logic gate as a constant, and work towards the higher levels. With scaling, such gate-centric approaches become highly inaccurate, as both transistors and input vectors drastically affect the probability of failure of the logic gates. This paper will present a transistor-level gate failure analysis starting from threshold voltage variations. We will briefly review the state-of-the-art, and rely upon freshly reported results for threshold voltage variations. These will be used to estimate the probabilities of failure of a classical NAND-2 CMOS gate for (a few) different technologies, voltages, and input vectors. They will also reveal huge differences between the highest and the lowest probabilities of failure, and will show how strongly these are affected by the supply voltage.
Keywords :
CMOS integrated circuits; circuit reliability; failure analysis; logic gates; NAND-2 CMOS gates; circuit reliability; complementary metal-oxide-semiconductor; logic gate; supply voltage; threshold voltage variations; transistor level gate failure analysis; transistors; Analytical models; CMOS logic circuits; Computational modeling; Doping; Electrons; Fluctuations; Logic gates; MOSFETs; Microscopy; Threshold voltage;
Conference_Titel :
Innovations in Information Technology, 2009. IIT '09. International Conference on
Conference_Location :
Al Ain
Print_ISBN :
978-1-4244-5698-7
DOI :
10.1109/IIT.2009.5413631