Title :
Work in Progress - A Rapid Design Methodology for FPGA-based Processor Platform Design Education
Author_Institution :
Texas A&M Univ., College Station, TX
Abstract :
A rapid register-transfer level (RTL) embedded processor platform design methodology that is included as an educational tool for a special topic is introduced. In the special topic, rapid digital system design from digital fundamentals to processor platforms is practiced using a top-down design methodology with both Verilog hardware description language (HDL) and VHDL. In addition, all of the RTL design and verification processes can be rapidly and systematically performed through the methodology. Furthermore, a hierarchical RTL post-simulation verification methodology and a supporting tool can provide a rapid, flexible, and affordable verification environment for the field-programmable gate array (FPGA)-based embedded processor platform developed in the classroom. This methodology leads to the rapid development of embedded processor platforms for use in academia
Keywords :
educational courses; electronic engineering education; field programmable gate arrays; hardware description languages; logic design; FPGA-based processor platform design education; Verilog hardware description language; embedded processor platforms; field-programmable gate array; rapid design methodology; rapid digital system design; rapid register-transfer level; top-down design methodology; verification processes; Acceleration; Computer architecture; Computer science education; Design methodology; Digital systems; Electronic design automation and methodology; Emulation; Field programmable gate arrays; Hardware design languages; Process design; FPGA-based embedded processor design education; HDLs; RTL post-simulation verification methodology; top-down/bottom-up design methodology;
Conference_Titel :
Frontiers in Education, 2005. FIE '05. Proceedings 35th Annual Conference
Conference_Location :
Indianopolis, IN
Print_ISBN :
0-7803-9077-6
DOI :
10.1109/FIE.2005.1611914