Title :
Olympic: A Hierarchical All-Optical Photonic Network for Low-Power Chip Multiprocessors
Author :
Bartolini, Sandro ; Lusnig, Luca ; Martinelli, Eugenio
Author_Institution :
Dipt. di Ing. dell´Inf. e Sci. Matematiche, Univ. degli Studi di Siena, Siena, Italy
Abstract :
The continuous increase of the number of cores in tiled chip-multi-processors (CMP) will prevent traditional electronic networks on chip (NoC) to maintain an acceptable tradeoff between performance and power consumption. Recent advances in silicon-photonics open new opportunities for fast and low-energy on-chip interconnections but specific design and tuning is needed. This paper proposes Olympic, an all-optical NoC architecture using a hierarchical topology made up of replicated and cascaded simple photonic building blocks (rings). Local rings connect tiles within clusters directly and a global ring glues together local ones and enables inter-cluster communications. The all-optical approach allows to achieve a low-energy solution, very important for future embedded CMPs. The cost of these benefits resides mainly in the additional optical-electronic-optical conversions needed for inter-cluster transmissions and in this paper we single out promising design tradeoffs using the PARSEC benchmark suite. We show that a careful design of our Olympic clustered architecture can achieve 65% energy reduction with only 1% slowdown compared to a full 2D mesh, for a 16-core CMP.
Keywords :
integrated optoelectronics; low-power electronics; microprocessor chips; multiprocessor interconnection networks; network topology; network-on-chip; optical interconnections; optical logic; power aware computing; 16-core CMP; Olympic clustered architecture; PARSEC benchmark suite; all-optical NoC architecture; cascaded simple photonic building blocks; embedded CMP; global ring glues; hierarchical all-optical photonic network; hierarchical topology; intercluster communications; intercluster transmissions; low-energy on-chip interconnections; optical-electronic-optical conversions; power consumption; replicated photonic building blocks; silicon photonics; tiled low-power chip multiprocessors; Energy consumption; Optical switches; Photonics; System-on-chip; Tiles; Topology; Wavelength division multiplexing;
Conference_Titel :
Digital System Design (DSD), 2013 Euromicro Conference on
Conference_Location :
Los Alamitos, CA
DOI :
10.1109/DSD.2013.142