DocumentCode :
3480273
Title :
Architecture Design and Efficiency Evaluation for the High-Throughput Interpolation in the HEVC Encoder
Author :
Pastuszak, Grzegorz ; Trochimiuk, M.
Author_Institution :
Inst. of Radioelectron., Warsaw Univ. of Technol., Warsaw, Poland
fYear :
2013
fDate :
4-6 Sept. 2013
Firstpage :
423
Lastpage :
428
Abstract :
This paper describes the architecture of the high-throughput interpolator used in motion estimation and compensation of the HEVC encoder. The architecture reads eight input samples and produces 64 output samples at each clock cycle. Two versions are developed for FGPA and ASIC technologies. Synthesis results show that they can operate at 200 and 400 MHz when implemented in FPGA Aria II and TSMC 130 nm, respectively. This enables encoders to support HD resolutions. The paper also analyzes relation between compression efficiency and hardware complexity of the interpolation in HEVC and H.264/AVC.
Keywords :
field programmable gate arrays; interpolation; motion compensation; motion estimation; video coding; ASIC technologies; FPGA Aria II; H.264/AVC; HD resolutions; HEVC encoder; TSMC; compression efficiency; hardware complexity; high efficiency video coding; high-throughput interpolation; motion compensation; motion estimation; Adders; Clocks; Computer architecture; Digital filters; Interpolation; Registers; Video coding; FPGA; HEVC; Video coding; architecture design; high performance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2013 Euromicro Conference on
Conference_Location :
Los Alamitos, CA
Type :
conf
DOI :
10.1109/DSD.2013.53
Filename :
6628308
Link To Document :
بازگشت