DocumentCode :
348063
Title :
Power estimation of system-level buses for microprocessor-based architectures: a case study
Author :
Fornaciari, William ; Sciuto, Donatella ; Silvano, Cristina
Author_Institution :
Politecnico di Milano, Italy
fYear :
1999
fDate :
1999
Firstpage :
131
Lastpage :
136
Abstract :
The processor-to-memory communication on system-level buses dissipates a significant amount of the overall power in microprocessor-based architectures. A methodology has been set up to evaluate the effects of both encoding schemes and multi-level cache memories on the power consumption associated with the system-level address and data buses of a high-end computer system based on the PowerPC604e architecture. The main goal is to evaluate how different values of cache parameters (cache size, block size, associativity write strategy, and block replacement policy) and the introduction of bus encoding techniques, at the different levels of the memory hierarchy, affect the system-level power dissipation
Keywords :
cache storage; performance evaluation; power consumption; system buses; block replacement policy; cache parameters; encoding schemes; microprocessor-based architectures; multi-level cache memories; power dissipation; system-level buses; Cache memory; Computer aided software engineering; Computer architecture; Digital systems; Electrical capacitance tomography; Electronic switching systems; Encoding; Energy consumption; Phase estimation; Power system modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 1999. (ICCD '99) International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-7695-0406-X
Type :
conf
DOI :
10.1109/ICCD.1999.808417
Filename :
808417
Link To Document :
بازگشت