DocumentCode :
3480675
Title :
A Distributed BIST Scheme for NoC-Based Memory Cores
Author :
Ghoshal, Bibhas ; Sengupta, Indranil
Author_Institution :
Dept. of Comput. Sci. & Eng., Indian Inst. of Technol., Kharagpur, Kharagpur, India
fYear :
2013
fDate :
4-6 Sept. 2013
Firstpage :
567
Lastpage :
574
Abstract :
This paper proposes a distributed Memory Built- In-Self Test (MBIST) architecture employing a hybrid technique for testing heterogeneous memory cores interconnected using NoC. In the proposed architecture, the memory cores are placed in different groups based on distance and timing constraints. Each group has a dedicated BIST controller which performs parallel March test on all the cores in a group while the groups are tested in a pipeline. The paper also proposes a test schedule for the proposed architecture to keep the test power within the power budget. Experiments performed on ITC´02 benchmark circuit confirms that our proposed test schedule performs a more power constrained test as compared to dedicated BIST technique. Moreover, experimental results indicate real estate benefits for the proposed distributed BIST architecture in comparison to other reported techniques.
Keywords :
built-in self test; memory architecture; network-on-chip; performance evaluation; scheduling; BIST controller; NoC-based memory cores; distance constraint; distributed BIST scheme; heterogeneous memory core testing; hybrid technique; memory built-in-self test architecture; network-on-chip; parallel March test; power budget; test schedule; timing constraint; Built-in self-test; Computer architecture; Nickel; Schedules; System-on-chip; Timing; Distributed; Hybrid; MBIST; NoC;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2013 Euromicro Conference on
Conference_Location :
Los Alamitos, CA
Type :
conf
DOI :
10.1109/DSD.2013.67
Filename :
6628328
Link To Document :
بازگشت