Title :
Performance and reliability verification of C6201/C6701 digital signal processors
Author :
Nagaraj, N.S. ; Cano, Frank ; Thiruvengadam, Sudha ; Kapoor, Deepak
Author_Institution :
Texas Instrum. Inc., Dallas, TX, USA
Abstract :
Dominance of interconnect parasitics in impacting functionality, performance and reliability in deep sub-micron (DSM) designs is a well known topic. Reduced metal pitches, process variations, new materials for metallization/dielectrics emphasizes an increased need for an accurate and yet practical methodology for full-chip performance and reliability verification. This paper describes salient features of the methodology used for timing verification, interconnect modeling, coupling compensation, signal electromigration, power network analysis on power distribution networks. Results from the application of this methodology on TMS320C6201 and TMS320C6701 designed in 0.18 u technology are discussed
Keywords :
circuit reliability; digital signal processing chips; formal verification; performance evaluation; timing; C6201 digital signal processor; C6701 digital signal processor; TMS320C6201; TMS320C6701; coupling compensation; deep sub-micron designs; dielectrics; interconnect modeling; interconnect parasitics; metal pitches; metallization; performance; power distribution networks; power network analysis; process variations; reliability verification; signal electromigration; timing verification; Dielectrics; Digital signal processors; Instruments; LAN interconnection; Parasitic capacitance; Predictive models; Signal analysis; Signal design; Timing; Traffic control;
Conference_Titel :
Computer Design, 1999. (ICCD '99) International Conference on
Conference_Location :
Austin, TX
Print_ISBN :
0-7695-0406-X
DOI :
10.1109/ICCD.1999.808591