DocumentCode
3481697
Title
Data path refinement algorithm in high-level synthesis based on dynamic programming
Author
Rahimi, Abbas ; Mohammadi, Siamak ; Foroughi, Aidin
Author_Institution
Sch. of Electr. & Comput. Eng., Univ. of Tehran, Tehran, Iran
fYear
2009
fDate
15-17 Dec. 2009
Firstpage
145
Lastpage
149
Abstract
As CMOS technology scales down into the deep-submicron domain, the cost of design, complexity and customization for Systems-On-Chip (SoCs) is rapidly increasing due to the inefficiency of traditional CAD tools. In this paper we present a new interactive refinement algorithm in high-level synthesis, based on dynamic programming, which maximizes resource optimization in data path. We start by quantifying the properties of the given application C code in terms of control data flow graph (CDFG), available parallelism and other metrics. We then apply designer guided constraints to a data path refinement algorithm for an initial data path. It attempts to reduce the number of the most expensive components while meeting the constraints. The experimental results show that not only the refined data path outperforms data paths refined by other heuristic methods, but also presents lower cost, less overhead and can be generated in less time.
Keywords
CMOS integrated circuits; data flow graphs; dynamic programming; high level synthesis; system-on-chip; CMOS technology; control data flow graph; data path refinement algorithm; deep submicron domain; designer guided constraints; dynamic programming; high level synthesis; systems-on-chip; Algorithm design and analysis; CMOS technology; Concurrent computing; Costs; Data engineering; Design automation; Design engineering; Dynamic programming; High level synthesis; Scheduling;
fLanguage
English
Publisher
ieee
Conference_Titel
Innovations in Information Technology, 2009. IIT '09. International Conference on
Conference_Location
Al Ain
Print_ISBN
978-1-4244-5698-7
Type
conf
DOI
10.1109/IIT.2009.5413775
Filename
5413775
Link To Document