DocumentCode :
348567
Title :
Performance analysis of an ATM high-speed network interface
Author :
McEachen, John C. ; Batson, Mickey S.
Author_Institution :
Dept. of Electr. & Comput. Eng., Naval Postgraduate Sch., Monterey, CA, USA
Volume :
1
fYear :
1999
fDate :
1999
Firstpage :
101
Abstract :
An asynchronous transfer mode (ATM) high-speed network interface employing a DMA (direct memory access) engine is modeled using the queuing theory of heterogeneous source environments. Specifically, the system bus is modeled as a multiplexer of data between the central processing unit (CPU), system cache, host memory and the interface. A two-stage queuing system is developed, fed by a multiplexed constant rate source, representing DMA accesses, and a Poisson distributed source, representing application writes. The resulting D+M/D/1 waiting time tail distribution is approximated analytically using a weighted M/D/1 queuing system and is verified by computer simulation. Data loss due to cache and memory inconsistencies encountered in the second stage is then observed for a variety of interarrival rates from the Poisson source. Based on observed results, a region of primary interest is noted where the arrival rate of DMA accesses is substantially greater than the mean arrival rate of application writes. Circumstances where the system can still effectively function with a low probability of data loss are identified
Keywords :
Poisson distribution; asynchronous transfer mode; broadband networks; computer networks; file organisation; network interfaces; performance evaluation; probability; queueing theory; ATM high-speed network interface; D+M/D/1 waiting time tail distribution; DMA engine; Poisson distributed source; application writes; asynchronous transfer mode; data loss probability; direct memory access; heterogeneous source environments; multiplexed constant rate source; multiplexer; performance analysis; queuing theory; system bus model; two-stage queuing system; weighted M/D/1 queuing system; Application software; Asynchronous transfer mode; Central Processing Unit; Engines; High-speed networks; Multiplexing; Performance analysis; Probability distribution; Queueing analysis; System buses;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 1999. Proceedings of ICECS '99. The 6th IEEE International Conference on
Conference_Location :
Pafos
Print_ISBN :
0-7803-5682-9
Type :
conf
DOI :
10.1109/ICECS.1999.812233
Filename :
812233
Link To Document :
بازگشت