DocumentCode :
3486015
Title :
Nanolithography and CAD challenges for 32nm/22nm and beyond
Author :
Pan, David Z. ; Renwick, Stephen ; Singh, Vivek ; Huckabay, Judy
Author_Institution :
Univ. of Texas, Austin, USA
fYear :
2008
fDate :
10-13 Nov. 2008
Abstract :
The semiconductor industry is stuck at 193nm lithography as the main workhorse for manufacturing integrated circuits of 45nm and most likely 32nm nodes. On one hand, many novel approaches are being developed to extend the 193nm lithography, including immersion, double patterning, and exotic resolution enhancement techniques. On the other hand, next generation lithography, in particular, extreme ultra violet lithography (EUVL) is projected by ITRS as the main contender for technology nodes at or below 22nm, though significant challenges still exist from both technology and economy aspects. This tutorial will cover key nanolithography and CAD challenges with possible solutions for 32nm/22nm (and beyond?), from the underlying hardware/equipment perspectives (for double patterning, EUV, and so on), to the computational lithography aspects (extreme RET, inverse lithography, pixelated mask, etc.), and to the key EDA issues on nanolithofriendly layouts (e.g., double patterning compliance layout, and so on).
Keywords :
Application software; Arithmetic; Chaos; Embedded software; Lithography; Nanolithography; National electric code; Productivity; Software maintenance; Software quality;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 2008. ICCAD 2008. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
ISSN :
1092-3152
Print_ISBN :
978-1-4244-2819-9
Electronic_ISBN :
1092-3152
Type :
conf
DOI :
10.1109/ICCAD.2008.4681537
Filename :
4681537
Link To Document :
بازگشت