DocumentCode :
3486168
Title :
A novel fixed-outline floorplanner with zero deadspace for hierarchical design
Author :
He, Ou ; Dong, Sheqin ; Bian, Jinian ; Goto, Satoshi ; Cheng, Chung-Kuan
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing
fYear :
2008
fDate :
10-13 Nov. 2008
Firstpage :
16
Lastpage :
23
Abstract :
Fixed-outline floorplanning, which enables hierarchical design, is considered more and more important nowadays. In this paper, a novel SA-based Fixed-outline Floorplanner with the Optimal Area utilization named SAFFOA is introduced to improve the total wirelength. The basic idea is to build and solve a group of four quadratic equations in four variables iteratively, which can handle the fixed-outline constraint of any aspect ratio. A new topological representation called Ordered Quadtree is then custom-made for this basic idea to facilitate its integration into SA iterations. After the fixed-outline constraint with 100% area utilization is achieved, we will solve the tradeoff between the chip area and wirelength and thus concentrate on the latter in SA process. Experimental results show that the chip wirelength is decreased by about 16.8% and 8.6% on average, compared with two previous fixed-outline floorplanners on soft modules, which are both proved to be better than Parquet. Besides, our method is still competitive on the wirelength, even if compared with some leading-edge outline-free floorplanners. At last, Local Refinement is also adopted to guide the SA process and reshape soft modules to meet the constraint on their aspect ratios (ARs). With its help, SAFFOA can still generate feasible floorplans with no deadspace under a strict AR constraint such as [0.5,2].
Keywords :
circuit layout; hierarchical systems; trees (electrical); aspect ratios; chip wirelength; fixed-outline floorplanning; leading-edge outline-free floorplanners; optimal area utilization; ordered quadtree; quadratic equations; soft modules; Analog circuits; Circuit simulation; Computer science; Design engineering; Equations; Hardware; Helium; Production systems; Shape; Simulated annealing; Fixed-outline; Floorplanner; Soft Modules; Zero Deadspace;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 2008. ICCAD 2008. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Print_ISBN :
978-1-4244-2819-9
Electronic_ISBN :
1092-3152
Type :
conf
DOI :
10.1109/ICCAD.2008.4681546
Filename :
4681546
Link To Document :
بازگشت