DocumentCode :
3487368
Title :
Decoupling capacitance allocation for timing with statistical noise model and timing analysis
Author :
Enami, Takashi ; Hashimoto, Masanori ; Sato, Takashi
Author_Institution :
Dept. Inf. Syst. Eng., Osaka Univ., Suita
fYear :
2008
fDate :
10-13 Nov. 2008
Firstpage :
420
Lastpage :
425
Abstract :
This paper presents an allocation method of decoupling capacitance that explicitly considers timing. We have found and focused that decap does not necessarily improve a gate delay at all the switching timing within a cycle, and devised an efficient sensitivity calculation of timing to decap for decap allocation. The proposed method, which is based on a statistical noise modeling and timing analysis, accelerates the sensitivity calculation with an approximation and adjoint sensitivity analysis. Experimental results show that the decap allocation based on the sensitivity analysis efficiently optimizes the worst-case circuit delay within a given decap budget. Compared to the maximum decap placement, the delay improvement due to decap increases by 5% even while the total amount of decap is reduced to 40%.
Keywords :
integrated circuit layout; integrated circuit noise; sensitivity analysis; adjoint sensitivity analysis; circuit delay improvement; decoupling capacitance allocation; statistical noise model; switching timing; timing analysis; Capacitance; Circuit noise; Clocks; Delay; Noise reduction; Power supplies; Sensitivity analysis; Timing; Voltage; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 2008. ICCAD 2008. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Print_ISBN :
978-1-4244-2819-9
Electronic_ISBN :
1092-3152
Type :
conf
DOI :
10.1109/ICCAD.2008.4681609
Filename :
4681609
Link To Document :
بازگشت