DocumentCode :
3487522
Title :
Electrically driven optical proximity correction based on linear programming
Author :
Banerjee, Shayak ; Elakkumanan, Praveen ; Liebmann, Lars W. ; Orshansky, Michael
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Texas at Austin, Austin, TX
fYear :
2008
fDate :
10-13 Nov. 2008
Firstpage :
473
Lastpage :
479
Abstract :
Conventional optical proximity correction (OPC) tools aim to minimize edge placement errors (EPE) due to the optical and resist process by moving mask edges. However, in low-k1 lithography, especially at 45 nm and beyond, printing perfect polygons is practically impossible to achieve. In addition, prohibitively high mask complexity is incurred, leading to high mask cost. Given the impossibility of perfect printing, we argue that aiming to reduce the error of electrical discrepancy between the ideal and the printed contours is a more reasonable strategy. In fact, we show that contours with non-minimal EPE may result in closer match to the desired electrical performance. Towards achieving this objective, we developed a new electrically driven OPC (ED-OPC) algorithm. The tool combines lithography simulation with accurate electrical modeling of resist contours to predict the on/off current through a transistor gate. The computation of mask edge movements is cast as a linear program based on optical and electrical sensitivities. The objective is to minimize the error in saturation current between printed and target shapes. This optimization is then solved with fast runtime. The results on industrial 45 nm SOI layouts using high-NA immersion lithography models show up to a 5% improvement in accuracy of timing over conventional OPC. This is achieved at less than 26% runtime overheads, while also lowering mask complexity by up to 43%. The results confirm that better timing accuracy can be achieved despite larger edge placement error.
Keywords :
immersion lithography; linear programming; masks; proximity effect (lithography); resists; silicon-on-insulator; SOI layouts; edge placement errors; electrically driven optical proximity correction; high-NA immersion lithography models; linear programming; lithography simulation; low-k1 lithography; mask complexity; mask edge movements; resist process; saturation current; size 45 nm; timing accuracy; transistor gate; Accuracy; Linear programming; Lithography; Optical saturation; Optical sensors; Predictive models; Printing; Resists; Runtime; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 2008. ICCAD 2008. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Print_ISBN :
978-1-4244-2819-9
Electronic_ISBN :
1092-3152
Type :
conf
DOI :
10.1109/ICCAD.2008.4681617
Filename :
4681617
Link To Document :
بازگشت