Title :
Path-RO: A novel on-chip critical path delay measurement under process variations
Author :
Wang, Xiaoxiao ; Tehranipoor, Mohammad ; Datta, Ramyanshu
Author_Institution :
Dept. of ECE, Univ. of Connecticut, Storrs, CT
Abstract :
As technology scales to 45 nm and below, process variations will present significant impact on path delay. This trend makes the deviation between simulated path delay and actual path delay in a manufactured chip more significant. In this paper, we propose a new on-chip path delay measurement structure called path-based ring oscillator (Path-RO). The proposed method creates an oscillator from a targeted path for which it is used to measure path delay on-chip under the impact of process variations. To alleviate accuracy degradation caused by the architecture itself, a high-accuracy calibration process is presented. Through experimental results on Path-ROs inserted in ITCpsila99 b19 benchmark, we obtain path delay distribution under different process variations. The accuracy and efficiency of path delay measurement using Path-RO are also verified by comparing the results obtained from post-layout Hspice simulations.
Keywords :
CMOS integrated circuits; circuit simulation; integrated circuit design; integrated circuit measurement; CMOS; ITCpsila99 b19 benchmark; Path-RO; on-chip critical path delay measurement; path-based ring oscillator; post-layout Hspice simulation; size 45 nm; Calibration; Circuit testing; Counting circuits; Delay; Detectors; Frequency measurement; Monitoring; Performance evaluation; Phase detection; Ring oscillators;
Conference_Titel :
Computer-Aided Design, 2008. ICCAD 2008. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2819-9
Electronic_ISBN :
1092-3152
DOI :
10.1109/ICCAD.2008.4681644