DocumentCode :
3488318
Title :
Power Reduction on Embedded Systems Achieved by a Synchronous Finite State Machine Design Technique
Author :
Renaux, Douglas P. B. ; Pottker, Fabiana
fYear :
2012
fDate :
5-7 Nov. 2012
Firstpage :
71
Lastpage :
76
Abstract :
Embedded applications that can be modeled as a Synchronous Finite State Machine are prone to a significant reduction in energy consumption when a very straightforward implementation approach is used. The potential for energy consumption reduction is highly dependent of the clock of the Synchronous Finite State Machine. Although the method is limited to synchronous FSM applications the benefits are worth the effort to attempt this modeling approach. The implementation requires only a timer (hardware timer or RTOS timer) that provides the clock of the Synchronous FSM. The energy reduction is obtained by changing the state of the processor to a low power state.
Keywords :
embedded systems; finite state machines; power aware computing; embedded applications; embedded systems; energy consumption; energy reduction; power reduction; synchronous FSM applications; synchronous finite state machine design technique; Automata; Clocks; Computational modeling; Energy consumption; Hardware; Synchronization; ARM microcontrolller; Synchronous finite state machine; energy consumption;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computing System Engineering (SBESC), 2012 Brazilian Symposium on
Conference_Location :
Natal
ISSN :
2324-7886
Print_ISBN :
978-1-4673-5747-0
Type :
conf
DOI :
10.1109/SBESC.2012.22
Filename :
6473635
Link To Document :
بازگشت