Title :
Architecting reliable multi-core network-on-chip for small scale processing technology
Author :
Fu, Xin ; Li, Tao ; Fortes, José A B
Author_Institution :
CS Dept., Univ. of Illinois at Urbana-Champaign, Urbana, IL, USA
fDate :
June 28 2010-July 1 2010
Abstract :
The trend towards multi-/many- core design has made network-on-chip (NoC) a crucial component of future microprocessors. With CMOS processing technologies continuously scaling down to the nanometer regime, effects such as process variation (PV) and negative bias temperature instability (NBTI) significantly decrease hardware reliability and lifetime. Therefore, it is imperative for multi-core architects to consider and mitigate these effects in NoCs implemented using small-scale processing technology. This paper reports on a first step to optimize NoC architecture reliability in light of both PV and NBTI effects. We propose novel techniques that can hierarchically alleviate PV and NBTI effects on NoC while leveraging their benign interaction. Our low-level design improves PV and NBTI efficiency of key components (e.g. virtual channel allocation logics, virtual channels) of critical paths of the pipelined router microarchitecture. Our high-level mechanisms leverage NBTI degradation and PV information from multiple routers to intelligently route packets, delivering optimized performance-power-reliability across the NoC substrate. Experimental results show that our intra-router level techniques (i.e. VA_M1 and VC_M2) reduce guardband by 47% while improving network throughput by 24%. Our inter-router optimization scheme (i.e. IR_M3) results in 50% guardband reduction and 19% network latency improvement.
Keywords :
circuit reliability; computer architecture; multiprocessing systems; network-on-chip; pipeline processing; power aware computing; CMOS processing technologies; NoC architecture reliability; hardware reliability; inter router optimization scheme; manycore design; multicore architecture; negative bias temperature instability; performance power reliability; pipelined router microarchitecture; reliable multicore network-on-chip; small scale processing technology; CMOS process; CMOS technology; Channel allocation; Hardware; Logic design; Microprocessors; Negative bias temperature instability; Network-on-a-chip; Niobium compounds; Titanium compounds;
Conference_Titel :
Dependable Systems and Networks (DSN), 2010 IEEE/IFIP International Conference on
Conference_Location :
Chicago, IL
Print_ISBN :
978-1-4244-7500-1
Electronic_ISBN :
978-1-4244-7499-8
DOI :
10.1109/DSN.2010.5544949