Title :
Multiplier-less based architecture for variable-length FFT hardware implementation
Author :
Cuong, Nguyen Hung ; Lam, Nguyen Tung ; Minh, Nguyen Duc
Author_Institution :
EDA Group, Hanoi Univ. of Sci. & Technol., Hanoi, Vietnam
Abstract :
This paper presents a new variable-length, multiplierless Fast Fourier Transform (FFT) hardware implementation. The proposed implementation handles with 16, 64 and 128 point FFT frames. The architecture is designed based on Single-path Delay Feedback (SDF) scheme which implements the mixed radi×2, 22 FFT algorithms. In order to improve the performance, the complex multipliers are replaced by simpler and faster units which use only shift and addition/subtraction operations. As consequence, we obtain twofold increase in the speed.
Keywords :
delay circuits; digital arithmetic; fast Fourier transforms; pipeline processing; SDF scheme; addition-subtraction operations; mixed radix 22 FFT algorithm; multiplier-less fast Fourier transform; radix2 FFT algorithm; shift operation; single-path delay feedback; variable-length FFT hardware implementation; Accuracy; Adders; Algorithm design and analysis; Computer architecture; Digital signal processing; Discrete Fourier transforms; Signal to noise ratio; Discrete Fourier transform (DFT); Twiddle factor; fast Fourier transform (FFT); multiplier-less; single delay feedback (SDF);
Conference_Titel :
Communications and Electronics (ICCE), 2012 Fourth International Conference on
Conference_Location :
Hue
Print_ISBN :
978-1-4673-2492-2
DOI :
10.1109/CCE.2012.6315955