Title :
A 2-GHz 7-mW digital DLL-based frequency multiplier in 90-nm CMOS
Author :
Mesgarzadeh, Behzad ; Alvandpour, Atila
Author_Institution :
Dept. of Electr. Eng., Linkoping Univ., Linkoping
Abstract :
This paper presents a low-power low-jitter digital DLL-based frequency multiplier in 90-nm CMOS. In order to reduce the jitter and power consumption due to dithering in the lock condition, digital DLL operates in the open-loop mode after locking. To keep track of any potential phase error introduced by the environmental variations, a compensation mechanism is employed. The proposed frequency multiplier operates at 2-GHz utilizing a 1-V supply. It occupies 0.037 mm2 of active area and dissipates 7-mW power at 2-GHz. The measured peak-to-peak and rms clock jitter at the output of the frequency multiplier are 9.5 ps and 1.6 ps, respectively.
Keywords :
CMOS digital integrated circuits; UHF circuits; delay lock loops; frequency multipliers; jitter; low-power electronics; CMOS digital integrated circuit; clock jitter; compensation mechanism; delay lock loops; digital DLL; frequency 2 GHz; frequency multiplier; low-power electronics; open-loop mode; power 7 mW; size 90 nm; voltage 1 V; Clocks; Counting circuits; Delay lines; Detectors; Frequency conversion; Jitter; Laser mode locking; Open loop systems; Phase detection; Phase locked loops;
Conference_Titel :
Solid-State Circuits Conference, 2008. ESSCIRC 2008. 34th European
Conference_Location :
Edinburgh
Print_ISBN :
978-1-4244-2361-3
Electronic_ISBN :
1930-8833
DOI :
10.1109/ESSCIRC.2008.4681798