DocumentCode :
349204
Title :
Implementation with FPGAs of a pipelined on-line backpropagation
Author :
Gironés, Rafael Gadea ; Salcedo, Antonio Mocholí
Author_Institution :
Dipt. Ingegneria Electron., Valencia Univ., Spain
Volume :
2
fYear :
1999
fDate :
5-8 Sep 1999
Firstpage :
1021
Abstract :
The paper describes the implementation of a systolic array for a multilayer perceptron on ALTERA FLEX10KE FPGAs with a hardware-friendly learning algorithm. A pipelined adaptation of the on-line backpropagation algorithm is shown. It better exploits the parallelism because both the forward and backward phases can be performed simultaneously. As a result, a combined systolic array structure is proposed for both phases. Analytic expressions show that the pipelined version is more efficient than the non-pipelined version. The design is implemented and simulated using VHDL at different levels of abstraction and finally mapped on FPGAs
Keywords :
backpropagation; field programmable gate arrays; hardware description languages; integrated circuit design; learning (artificial intelligence); multilayer perceptrons; neural chips; pipeline processing; systolic arrays; ALTERA FLEX10KE FPGAs; VHDL; backward phases; forward phases; hardware-friendly learning algorithm; multilayer perceptron; pipelined adaptation; pipelined on-line backpropagation; systolic array; Artificial neural networks; Backpropagation algorithms; Field programmable gate arrays; Hardware; Multilayer perceptrons; Neural networks; Neurons; Parallel processing; Signal processing algorithms; Systolic arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 1999. Proceedings of ICECS '99. The 6th IEEE International Conference on
Conference_Location :
Pafos
Print_ISBN :
0-7803-5682-9
Type :
conf
DOI :
10.1109/ICECS.1999.813407
Filename :
813407
Link To Document :
بازگشت