Title :
A 1.2V, 17dBm digital polar CMOS PA with transformer-based power interpolating
Author :
He, Xin ; Collados, Manel ; Pavlovic, Nenad ; Van Sinderen, Jan
Author_Institution :
NXP Semicond., Eindhoven
Abstract :
Targeting for WLAN applications, this paper presents a digital polar power amplifier in a 65 nm digital CMOS process, with 17 dBm maximum RMS output power at 1.2 V supply voltage. To reduce the out-of-band alias caused in the direct digital-to-RF power conversion, a transformer-based power interpolating technique is implemented. This also improves the average efficiency by adaptively configuring the interpolation stages. The measured power added efficiency remains between 8.9% and 12.7% over power range from 12 dBm to 17 dBm. The achieved power level allows for eliminating the commonly used external PA stage.
Keywords :
CMOS digital integrated circuits; power amplifiers; digital CMOS process; digital polar CMOS PA; digital polar power amplifier; transformer-based power interpolating; voltage 1.2 V; CMOS process; Clocks; Frequency; High power amplifiers; Interpolation; Power generation; Sampling methods; Transformers; Transmitters; Wireless LAN;
Conference_Titel :
Solid-State Circuits Conference, 2008. ESSCIRC 2008. 34th European
Conference_Location :
Edinburgh
Print_ISBN :
978-1-4244-2361-3
Electronic_ISBN :
1930-8833
DOI :
10.1109/ESSCIRC.2008.4681898