DocumentCode :
3495181
Title :
A novel soft error hardened latch design in 90nm CMOS
Author :
Shirinzadeh, Saeideh ; Asli, Rahebeh Niaraki
Author_Institution :
Dept. of Electr. Eng., Univ. of Guilan, Rasht, Iran
fYear :
2012
fDate :
2-3 May 2012
Firstpage :
60
Lastpage :
63
Abstract :
As a consequence of increasing density and decreasing supply voltage in modern VLSI circuits, gate capacitances and stored charge in sensitive nodes are considerably reduced. This has made sub-100nm CMOS circuits so vulnerable to radiation induced transient faults (TFs). This paper proposes a novel hardened latch design in 90nm CMOS technology. The proposed latch utilizes Schmitt trigger circuits and redundant feedback loops in order to mask transient pulses and harden internal nodes. A creative time redundancy with lower time overhead has been also used to increase circuit reliability. Experimental results reveal that the proposed design is 44% more qualified and has a critical charge (Qcrit) about 3 times higher than an existing Schmitt trigger based hardened latch with an inconsiderable increase in power and performance.
Keywords :
CMOS integrated circuits; flip-flops; integrated circuit reliability; logic design; masks; radiation hardening (electronics); trigger circuits; CMOS circuit; CMOS technology; Schmitt trigger based hardened latch; Schmitt trigger circuit; circuit reliability; critical charge; internal node; novel soft error hardened latch design; radiation induced transient fault; redundant feedback loop; size 90 nm; transient pulse; CMOS integrated circuits; Delay; Inverters; Latches; Radiation hardening; Transient analysis; Trigger circuits; Critical charge; Hardened latch; Soft error; tolerance capability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Architecture and Digital Systems (CADS), 2012 16th CSI International Symposium on
Conference_Location :
Shiraz, Fars
Print_ISBN :
978-1-4673-1481-7
Type :
conf
DOI :
10.1109/CADS.2012.6316420
Filename :
6316420
Link To Document :
بازگشت