DocumentCode :
3495258
Title :
Executing Algorithms for Dynamic Dataflow Reconfigurable Hardware -The Operators Protocol
Author :
Luiz e Silva, Jorge ; Marques, Eduardo
Author_Institution :
Dept. of Sao Paulo, Sao Paulo Univ.
fYear :
2006
fDate :
Sept. 2006
Firstpage :
1
Lastpage :
7
Abstract :
The increase of the demand for computational capacity, flexibility and low power, have been the requisite to define parts of the application program, that can be executed direct into the hardware. This is one of the definition for reconfigurable computing, where a full processor and a reconfigurable hardware are totally inside of the same chip. Altera Nios and Xilinx Microblaze are examples of those systems. The dynamic dataflow model explores the parallelism in a natural form. This paper describe the protocol for synchronize the data into a dataflow graph implemented with XilinxregISE 8.2i as part of implementation of an dynamic dataflow graphs model, direct into the hardware. The result for "proof-of-concept" of the protocol is presented to the end of this paper
Keywords :
data flow graphs; reconfigurable architectures; computational capacity; dynamic dataflow graph; executing algorithm; operator protocol; reconfigurable hardware; Application specific integrated circuits; Computer science; Costs; Field programmable gate arrays; Fires; Hardware; Heuristic algorithms; Microprocessors; Parallel processing; Protocols; Dataflow Architecture; Protocol for dataflow; Reconfigurable Hardware; Run-time Reconfiguration; Tagged-token;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reconfigurable Computing and FPGA's, 2006. ReConFig 2006. IEEE International Conference on
Conference_Location :
San Luis Potosi
Print_ISBN :
1-4244-0690-0
Electronic_ISBN :
1-4244-0690-0
Type :
conf
DOI :
10.1109/RECONF.2006.307754
Filename :
4099974
Link To Document :
بازگشت