Title :
On the realisation of delay-insensitive asynchronous circuits with CMOS ternary logic
Author :
Mariani, R. ; Roncella, R. ; Saletti, R. ; Terreni, P.
Author_Institution :
Dipartimento di Ingegneria dell´´Inf.: Elettronica, Inf., Telecomunicazioni, Pisa Univ., Italy
Abstract :
The realisation of Delay-Insensitive (DI) asynchronous circuits with a CMOS ternary logic is described. The main advantage of ternary logic is the easy realisation of a handshake protocol that significantly reduces the communication requirement, one of the major drawback of asynchronous logic. It is shown how general purpose delay-insensitive circuits are designed with standard ternary logic elements and an original completion detection circuit called watchful. Some elemental circuits (shift-register and adder) are designed and simulated and their performance is compared with other asynchronous solutions, showing that a better performance in term of power consumption has been achieved
Keywords :
CMOS logic circuits; adders; asynchronous circuits; delays; logic design; power consumption; protocols; shift registers; ternary logic; CMOS ternary logic; adder; asynchronous logic; communication requirement; completion detection circuit; delay-insensitive asynchronous circuits; handshake protocol; power consumption; shift-register; watchful; Adders; Asynchronous circuits; CMOS logic circuits; Computational modeling; Delay; Hazards; Multivalued logic; Protocols; Telecommunications; Wires;
Conference_Titel :
Advanced Research in Asynchronous Circuits and Systems, 1997. Proceedings., Third International Symposium on
Conference_Location :
Eindhoven
Print_ISBN :
0-8186-7922-0
DOI :
10.1109/ASYNC.1997.587152