DocumentCode :
3495846
Title :
A very low power and high throughput AES processor
Author :
Hossain, F.S. ; Ali, M.L. ; Al Abedin Syed, M.A.
Author_Institution :
Dept. of Electr. & Electron. Eng., Int. Islamic Univ. Chittagong, Dhaka, Bangladesh
fYear :
2011
fDate :
22-24 Dec. 2011
Firstpage :
339
Lastpage :
343
Abstract :
We present the design of a very low power and high throughput Advanced Encryption Standard (AES) processor. A sophisticated AES algorithm without sacrificing its security features, throughput and area is used to design the processor. Due to the optimization of the algorithm and a number of design considerations, the processor shows its superiority over other AES processors. The proposed processor is simulated on the FPGA platform and Quartus II development software of Altera device of family Stratix II GX is used to simulate the design. A Power Play Early Power Estimation Tool is used to approximate the power consumption of the proposed processor. Later on the more reliable power analysis tool named Power Play Power Analyzer is used to estimate the static and dynamic power dissipation in the Processor. The high level of system integration along with very low power consumption and high throughput makes the AES processor an ideal choice for a range of application including small computing devices, smart card readers and network applications like WLAN, WPAN, WSN etc.
Keywords :
cryptography; field programmable gate arrays; power aware computing; AES algorithm; Altera device; FPGA platform; Quartus II development software; WLAN; WPAN; WSN; advanced encryption standard; dynamic power dissipation; field programmable gate array; high throughput AES processor; power consumption; power play early power estimation tool; power play power analyzer tool; processor design; small computing device; smart card reader; static power dissipation; very low power AES processor; wireless local area network; wireless personal area network; wireless sensor network; CMOS integrated circuits; Clocks; Cryptography; Hardware; Program processors; Reliability; Synchronization; AES Algorithm; FPGA; Low Power; PPP Analyzer Tool; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer and Information Technology (ICCIT), 2011 14th International Conference on
Conference_Location :
Dhaka
Print_ISBN :
978-1-61284-907-2
Type :
conf
DOI :
10.1109/ICCITechn.2011.6164810
Filename :
6164810
Link To Document :
بازگشت