DocumentCode :
3497564
Title :
Coordinated refresh: Energy efficient techniques for DRAM refresh scheduling
Author :
Bhati, Ishwar ; Chishti, Zeshan ; Jacob, Biji
Author_Institution :
Univ. of Maryland, College Park, MD, USA
fYear :
2013
fDate :
4-6 Sept. 2013
Firstpage :
205
Lastpage :
210
Abstract :
As the size and speed of DRAM devices increase, the performance and energy overheads due to refresh become more significant. To reduce refresh penalty we propose techniques referred collectively as “Coordinated Refresh”, in which scheduling of low power modes and refresh commands are coordinated so that most of the required refreshes are issued when the DRAM device is in the deepest low power Self Refresh (SR) mode. Our approach saves DRAM background power because the peripheral circuitry and clocks are turned off in the SR mode. Our proposed solutions improve DRAM energy efficiency by 10% as compared to baseline, averaged across all the SPEC CPU 2006 benchmarks.
Keywords :
DRAM chips; clocks; energy conservation; low-power electronics; scheduling; DRAM energy efficiency; DRAM refresh scheduling; SPEC CPU 2006 benchmarks; clocks; coordinated refresh; energy overheads; low power self refresh mode; peripheral circuitry; refresh commands; refresh penalty; Benchmark testing; Clocks; Energy efficiency; Multicore processing; Performance evaluation; Random access memory; Switches; DRAM refresh; energy efficiency; self refresh mode;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design (ISLPED), 2013 IEEE International Symposium on
Conference_Location :
Beijing
Print_ISBN :
978-1-4799-1234-6
Type :
conf
DOI :
10.1109/ISLPED.2013.6629295
Filename :
6629295
Link To Document :
بازگشت