DocumentCode :
3497921
Title :
Comparison between different data buses configurations
Author :
Lopez, A. ; Deschacht, D.
Author_Institution :
Lab. d´´Informatique, de Robotique et de Microelectronique de Montpellier, UMR CNRS, Montpellier, France
fYear :
2004
fDate :
19-20 Feb. 2004
Firstpage :
69
Lastpage :
74
Abstract :
With increasing clock frequencies and shrinking process geometries, both capacitive and inductive crosstalks become important concerns in designs. In deep sub-micron technologies, we can ignore neither the amplitude of the noise due to the coupling between bus lines, nor the delay variation due to this crosstalk voltage. In this paper we study different design solutions on bus configurations in order to take advantage of DSM technologies, and evaluate their impact on crosstalk reduction. The use of intra-layer low-k dielectrics reduces the coupling capacitances and a permittivity of two reduces the crosstalk voltage by 22%. An electrical screening ground lines solution between signal lines exhibits favourable interest for a typical SoC structure. Space between lines can be significantly reduced for an equivalent crosstalk voltage. Crosstalk and timing performances of these different solutions are evaluated and then compared. The reduction of the input switching delay with technology evolution leads to an important increase in the inductive effect. These lines are modelled as RC and RLC lines, and the two models are compared to define the effects caused by neglecting inductance.
Keywords :
RLC circuits; capacitance measurement; coupled circuits; crosstalk; dielectric properties; integrated circuit design; integrated circuit interconnections; integrated circuit noise; system buses; system-on-chip; DSM technologies; RC lines; RLC lines; SoC structure; bus lines coupling; capacitive crosstalk; crosstalk performance; crosstalk reduction; crosstalk voltage; data buses configurations; deep sub-micron technologies; delay variation; design solutions; electrical screening ground lines solution; increased clock frequencies; inductive crosstalks; inductive effect; input switching delay; intra-layer low-k dielectrics; shrinking process geometries; signal lines; technology evolution; timing performances; Clocks; Crosstalk; Data buses; Delay lines; Dielectrics; Frequency; Geometry; Noise level; Space technology; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2004. Proceedings. IEEE Computer society Annual Symposium on
Print_ISBN :
0-7695-2097-9
Type :
conf
DOI :
10.1109/ISVLSI.2004.1339510
Filename :
1339510
Link To Document :
بازگشت