DocumentCode :
3498046
Title :
Exploring synergistic DVFS control of cores and DRAMs for thermal efficiency in CMPs with 3D-stacked DRAMs
Author :
Lin, Ping-Sheng ; Chen, Yi-Jung ; Yang, Chia-Lin ; Lu, Yi-Chang
Author_Institution :
Department of Computer Science and Information Engineering, National Taiwan University, Taipei, Taiwan
fYear :
2013
fDate :
4-6 Sept. 2013
Firstpage :
304
Lastpage :
304
Abstract :
The three-dimensional (3D) integration technology that utilizes low-latency and high-density Through-Silicon Vias (TSVs) to integrate DRAMs and Chip-Multiprocessors(CMPs) in the third dimension has been demonstrated as a promising way to mitigate the memory wall problem in CMPs. In addition to the improved interconnection performance and heterogeneous integration, the 3D IC technology also provides the advantages of high packaging density and small chip area. However, the power density of 3D ICs increases with the number of active devices. Therefore, alleviating the thermal stress issue of 3D ICs is one of the major design challenges.
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design (ISLPED), 2013 IEEE International Symposium on
Conference_Location :
Beijing
Print_ISBN :
978-1-4799-1234-6
Type :
conf
DOI :
10.1109/ISLPED.2013.6629313
Filename :
6629313
Link To Document :
بازگشت