DocumentCode :
3498128
Title :
Robustness-driven energy-efficient ultra-low voltage standard cell design with intra-cell mixed-Vt methodology
Author :
Wenfeng Zhao ; Yajun Ha ; Chin Hau Hoo ; Alvarez, Anastacia B.
Author_Institution :
Dept. of Electr. & Comput. Eng., Nat. Univ. of Singapore, Singapore, Singapore
fYear :
2013
fDate :
4-6 Sept. 2013
Firstpage :
323
Lastpage :
328
Abstract :
High functional yield is one of the key challenges for subthreshold standard cell designs. Device upsizing is a commonly used but suboptimal method due to its overheads in energy and area. In this paper, we propose a robustness-driven intra-cell mixed-Vt design methodology (MVT-ULV) for the robust ultra-low voltage operation. It uses low threshold voltage transistors in the weak pulling network of logic gates to enhance the robustness. It guarantees the high functional yield with the minimum energy/area overheads. We demonstrate on a commercial 65nm CMOS process that, our proposed design methodology shows up to 60mV and 110mV robustness improvement at 300mV power supply voltage over the commercial library cells and the cells built with previous Leakage-Minimization mixed-Vt methods (MVT-LM) under the same cell area constraints, respectively. In addition, the proposed MVT-ULV library enables ITC´99 benchmark circuits to show on average 30.1% and 78.1% energy-efficiency improvement when compared to the libraries built with the device-upsizing methods and the previous MVT-LM methods under the same yield constraints, respectively.
Keywords :
CMOS logic circuits; integrated circuit design; logic design; logic gates; ITC´99 benchmark circuits; MVT-LM method; MVT-ULV library; MVT-ULV methodology; commercial CMOS process; commercial library cells; device-upsizing method; energy-area overhead; energy-efficiency improvement; high-functional yield; leakage-minimization mixed-threshold voltage method; logic gates; low-threshold voltage transistors; power supply voltage; robust ultralow-voltage operation; robustness-driven energy-efficient ultralow-voltage standard cell design; robustness-driven intracell mixed-threshold design methodology; size 65 nm; suboptimal method; subthreshold standard cell design; voltage 300 mV; weak pulling network; Flip-flops; Libraries; Logic design; Logic gates; Robustness; Standards; Transistors; Intra-cell mixed-Vt; multi-Vt design; standard cell library; subthreshold circuits; yield enhancement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design (ISLPED), 2013 IEEE International Symposium on
Conference_Location :
Beijing
Print_ISBN :
978-1-4799-1234-6
Type :
conf
DOI :
10.1109/ISLPED.2013.6629317
Filename :
6629317
Link To Document :
بازگشت